

## A study of SEU-tolerant latches for the RD53A chip

# D. Fougeron<sup>\*</sup> on behalf of the RD53 collaboration<sup>†</sup>

*E-mail:* denis.fougeron@cern.ch

The RD53 collaboration was established to develop the next generation of pixel readout chips needed by ATLAS and CMS at the HL-LHC and requiring extreme rate and radiation tolerance. The 65 nm CMOS process has been adopted in order to satisfy the high level of integration requirement. However, the SEU immunity should be carefully considered for a deep submicron process like the 65 nm. Indeed, the device dimensions are small and the capacitance of the storage nodes becomes very low. A chip prototype including different SEU tolerant structures was designed in a 65 nm technology. Several proton irradiation tests were carried out in order to estimate the SEU tolerance of the proposed structures and the level of improvement comparing with a standard architecture.

Topical Workshop on Electronics for Particle Physics 11 - 14 September 2017 Santa Cruz, California

\* Speaker

<sup>†</sup>The RD53 collaboration:

M.B. Barbero, <sup>b</sup> D. Fougeron, <sup>b</sup> S. Godiot, <sup>b</sup> M. Menouni, <sup>b</sup> P. Pangaud, <sup>b</sup> A. Rozanov, <sup>b</sup> P.Breugnon, <sup>b</sup> M. Bomben, <sup>c</sup>G. Calderini, <sup>c</sup> F. Crescioli, <sup>c</sup> O. Le Dortz, <sup>c</sup> G. Marchiori, <sup>c</sup> D. Dzahini, <sup>d</sup> F.E. Rarbi, <sup>d</sup> R. Gaglione, <sup>e</sup> T. Hemperek, <sup>f</sup> F. Huegging, <sup>f</sup> H. Krueger, <sup>f</sup> P. Rymaszewski, <sup>f</sup> M.Vogt, <sup>f</sup> T.Wang, <sup>f</sup> N. Wermes, <sup>f</sup> M. Karagounis, <sup>f2</sup> F. Ciciriello, <sup>g</sup> F. Corsi, <sup>g</sup> C. Marzocca, <sup>g</sup> G. De Robertis, <sup>h</sup> F. Loddo, <sup>h</sup> F. Licciulli, <sup>h</sup> A. Andreazza, <sup>i</sup> V. Liberali, <sup>I</sup> A. Stabile, <sup>i</sup> L. Frontini, <sup>i</sup> M. Bagatin, <sup>1</sup> D. Bisello, <sup>I</sup> S. Gerardin, <sup>I</sup> S. Mattiazzo, <sup>l</sup> A. Paccagnella, <sup>I</sup> D. Vogrig, <sup>I</sup> S.Bonaldo, <sup>I</sup> N. Bacchetta, <sup>m</sup> F. De Canio, <sup>n</sup> L. Gaioni, <sup>n</sup> M. Manghisoni, <sup>n</sup> V. Re, <sup>n</sup> E.Riceputi, <sup>n</sup> G. Traversi, <sup>n</sup> L. Ratti, <sup>o</sup> C. Vacchi, <sup>o</sup> K. Androsov, <sup>p</sup> R. Beccherle, <sup>p</sup> G. Magazzu, <sup>p</sup> M. Minuti, <sup>p</sup> F. Morsani, <sup>p</sup> F. Palla, <sup>p</sup> S. Poulios, <sup>p</sup> G.M. Bilei, <sup>s</sup> M. Menichelli, <sup>s</sup> S. Marconi, <sup>I</sup> P. Placidi, <sup>I</sup> G. Dellacasa, <sup>u</sup> N. Demaria, <sup>u</sup> G. Mazza, <sup>u</sup> E. Monteil, <sup>u</sup> L. Pacher, <sup>u</sup> A.Paternò, <sup>v</sup> A. Rivetti, <sup>u</sup> M.D. Da Rocha Rolo, <sup>u</sup> D. Gajanana, <sup>z</sup> V. Gromov, <sup>z</sup> B. van Eijk, <sup>z</sup> R. Kluit, <sup>z</sup> A. Vitkovskiy, <sup>z</sup> T. Benka, <sup>zI</sup> M. Havranek, <sup>zI</sup> Z. Janoska, <sup>zI</sup> M. Marcisovsky, <sup>zI</sup> G. Neue, <sup>zI</sup> L. Tomasek, <sup>zI</sup> V. Kafka, <sup>z2</sup> V. Vrba, <sup>z2</sup> E. Lopez-Morillo, <sup>z4</sup> F.R. Palomo, <sup>z4</sup> F. Muñoz, <sup>z4</sup> I. Vila, <sup>z3</sup> E.M.S.Jiménez, <sup>z3</sup> D. Abbaneo, <sup>z5</sup> J. Christiansen, <sup>z5</sup> S. Orfanelli, <sup>z5</sup> L.M.J. Casas, <sup>z5</sup> E. Conti, <sup>z5</sup> S. Bell, <sup>z6</sup> M.L. Prydderch, <sup>z6</sup> S. Thomas, <sup>z6</sup> D.C. Christian, <sup>z7</sup> G.Deptuch, <sup>z7</sup> F. Fahim, <sup>z7</sup> J. Hoff, <sup>z7</sup> T. Zimmerman, <sup>z7</sup> S.Myriala, <sup>z7</sup> M. Garcia-Sciveres, <sup>z8</sup> D. Gnani, <sup>z8</sup> A.Krieger, <sup>z8</sup> K. Papadopoulou, <sup>s8</sup> T. Heim, <sup>z8</sup> R. Carney, <sup>s8</sup> B. Nachman, <sup>z8</sup> C. Renteira, <sup>z8</sup> V. Wallangen, <sup>z8</sup> M. Hoeferkamp, <sup>z9</sup> S. Seidel, <sup>z9</sup> H. Barthélémy, <sup>z10</sup>

a) INFN Torino, v.P.Giuria 1, 10125 Torino, Italy; b) Aix Marseille Université, CNRS/IN2P3, CPPM UMR 7346, 13288, Marseille, France; c) Laboratoire de Physique Nucléaire et de Hautes Energies (LPNHE) Paris, France; d) Laboratoire de Physique Subatomique et de Cosmologie (LPSC), Grenoble, France; e) Laboratoire d'Annecy-le-Vieux de Physique des Particules (LAPP), Annecy-le-Vieux, France; f) Rheinische Friedrich-Wilhelms-Universität Bonn Physikalisches Institut, Bonn, Germany; f2) Fachhochschule Dortmund, Germany; g) Politecnico di Bari, Bari, Italy; h) INFN Sezione di Bari, Bari, Italy; i) INFN Sezione di Milano and Università degli Studi di Milano, Milano, Italy; 1) INFN Sezione di Padova and Università di Padova, Padova, Italy; m) INFN Sezione di Padova, Padova, Italy; n) INFN Sezione di Pavia and Università di Bergamo, Bergamo, Italy; o) INFN Sezione di Pavia and Università di Pavia, Pavia, Italy; p INFN Sezione di Pisa, Pisa, Italy; s) INFN Sezione di Perugia, Perugia, Italy; t) INFN Sezione di Perugia and Department of Engineering, Università di Perugia, Italy; u) INFN Sezione di Torino, Torino, Italy; v) INFN Sezione di Torino and Politecnico of Torino, Torino, Italy; z) National Institute for Subatomic Physics (NIKHEF), Amsterdam Netherlands; z1) Faculty of Nuclear Sciences and Physical Engineering of the Czech Technical University (FNSPE-CTU);22) Institute of Physics of the Academy of Sciences of the Czech Republic (IP-ASCR); z3) Instituto de Fisica de Cantabria (IFCA, CSIC-UC), Santander, Spain; z4) Electronic Engineering Dept, School of Engineering, Sevilla University, Spain; z5) European Organization for Nuclear Research (CERN), Geneva, Switzerland; z6) Science and Technology Facilities Council, Rutherford Appleton Laboratory, Chilton, Didcot, United Kingdom; z7) Fermi National Accelerator Laboratory (FNAL) Batavia, U.S.A.; z8) Lawrence Berkeley National Laboratory (LBNL), Berkeley, U.S.A.; z9) University of New Mexico (UNM), Albuquerque, U.S.A.; z10) Aix Marseille Université, CNRS/INP/INC/INSIS, IM2NP UMR 7334, 13397, Marseille, France

© Copyright owned by the author(s) under the terms of the Creative Commons

Attribution-NonCommercial-NoDerivatives 4.0 International License (CC BY-NC-ND 4.0).

### **1. Introduction**

The 65 nm CMOS process is a promising technology for the pixel readout chips at HL-LHC (High Luminosity-LHC) in terms of high integration density and a first 65 nm demonstrator chip, RD53A [1], containing 76800 pixels of  $50 \times 50 \text{ }\mu\text{m}^2$  was submitted end of August 2017.

Simulations show that the innermost parts of the new pixel detector will integrate a fluence of about  $2.10^{16}$  n/cm<sup>2</sup> (1 MeV neutron equivalent) corresponding to a Total Ionizing Dose (TID) of 1 Grad over ten years of exploitation. Irradiation studies [2] were done in order to estimate the TID tolerance of the 65 nm process. The main requirements from these studies were respected in our design, by increasing the size of the devices, in order to ensure a good functionality in these aggressive operating conditions.

The main characteristics of the RD53 [3] front-end chip relevant to the SEU aspect are summarized in the following table (Table 1).

| Table 1: RD53 specifications       |                                          |                                                   |  |  |  |  |  |
|------------------------------------|------------------------------------------|---------------------------------------------------|--|--|--|--|--|
| Specification                      | value                                    | comments                                          |  |  |  |  |  |
| Number of pixels                   | 160 k                                    | -                                                 |  |  |  |  |  |
| Pixel size                         | 2500 μm²                                 | -                                                 |  |  |  |  |  |
| Number of pixel configuration bits | $160k \times 8 = 1.28 \ 10^6$            | -                                                 |  |  |  |  |  |
| Global memory size                 | 8 kbits                                  | -                                                 |  |  |  |  |  |
| Peak fluence                       | 0.5.10 <sup>9</sup> p/cm <sup>2</sup> /s | layer 0 radius: 3.7 cm from the interaction point |  |  |  |  |  |
| TID                                | 500 Mrad                                 | for 5 years                                       |  |  |  |  |  |

This paper shows some Hardened By Design (HBD) approaches to be followed in order to reduce the effect of the single bit upsets.

Three different structures have been designed and implemented in a 65 nm chip prototype. The memory structures studied are:

- ✓ Hamming coded version.
- ✓ Triple Redundancy Latches (TRL) cell.
- ✓ Dual Interlocked CEll (DICE).

Furthermore, the submitted prototype was used to measure the influence of a Deep N-Well (DNW), in terms of SEU tolerance. In fact, the digital blocks of the RD53A chip were implemented on the DNW layer in order to shield the sensitive analog design from the digital noise. The DNW layer could potentially decrease the SEU tolerance [4].

Irradiation tests were carried out at CERN. For all SEU tests, we usually use a 24 GeV proton beam line in the "IRRAD" proton facility at the east zone of the Proton Synchrotron (PS).

The prototype chip designed to study SEU effects is described in order to explain our experimental approach. Then, each architecture implemented in the prototype chip is summarized, and finally the main results obtained for the three studied structures are presented and compared.

## 2. The SEU prototype chip

A prototype chip ( $\sim 2 \times 2 \text{ mm}^2$ ) (Figure 1a) was designed in a 65 nm technology to study SEU effects. The chip includes different architectures of memory separated in several columns (Figure 1c). The dedicated area for the SEU block is approximatively  $0.7 \times 1 \text{ mm}^2$  including the pad ring (Figure 1b).



(a) Figure 1: SEU chip layout. (a) SEU prototype chip, (b) SEU prototype chip,
(c) seven independent SEU memories columns

The SEU chip is divided into seven independent columns of 640 cells. It requires five input bits ("LOAD", "CLOCK", "READBACK", "CLEAR", "DIN") plus three bits ("ClAdd<2:0>") dedicated to the column selection. One output bit ("DOUT") is common to the entire chip and corresponds to the output of a shift register from the selected column.

This system allows us to calculate the number of errors for each column by comparing the injected input pattern against the output pattern. As this operation is performed in synchronization with the proton beam, the reading of the output pattern contains the state change of each memory considered here as an error. The comparison of the different latches consists of an error monitoring in the read back pattern between the standard latches (from the digital library) implemented inside the shift register, and the full-custom latches implemented in each column of the chip.

## 3. Latch design variant

#### 3.1 Hamming-coded version

This version is based on a dynamic error correction. The implemented logic generates some parity bits depending on the binary value of the stored data. Typically, four parity bits are needed to detect a change in eight data bits. In total, twelve bits are required for eight configuration bits (Figure 2).



Figure 2: Hamming-coded version schematic. (a) encoder/decoder logic cell, (b) one memory cell

The main advantage of this architecture concerns the schematic of one bit cell (Figure 2b), which is very simple. It needs only one standard latch plus one switch and an inverter. The drawbacks are related to the case of a double error occurrence, which cannot be corrected, and to the dedicated area of the encoder/decoder logic (Figure 2a), which can reach up to 65% of the whole cell area.

#### **3.2 DICE version**

The DICE latch (Figure 3) is based on the redundancy of the storage node [5]. The main drawback of this structure is its potential sensitivity to charge sharing. If two sensitive nodes of the cell storing the same logic state are struck simultaneously by an ionizing particle, the DICE latch would be definitely corrupted. To minimize this effect, these sensitive nodes can be isolated and separated spatially by using an interleaved layout technique.

A study of SEU-tolerant latches for the RD53A chip



**Figure 3:** DICE latch schematic (example of a stored data = 1)

This architecture remains interesting because of the very small area penalty, representing less than 3% in a pixel of  $2500 \ \mu\text{m}^2$  for eight configuration bits.

Five variants have been designed:

- 1: DICE with a minimal size
- 2: DICE with guard ring
- 3: DICE with an interleaved layout (distance between two pairs of nodes  $\sim 14 \mu m$ )
- 4: DICE with an increased size of transistors (transistor length = 400 nm)
- 5: Version 4 with an interleaved layout (distance between two pairs of nodes ~14  $\mu$ m)

#### 3.3 TRL version

The Triple Redundant Latch (TRL) version includes an error self-correction with a feedback driven by the latch error detection (Figure 4a). Particular attention has been paid to the combinatorial logic controlling each single latch of the TRL and the global nodes were triplicated in order to prevent the transient errors occurring in the control logic to be propagated to the latches (Figure 4b, 4c). However, it consumes a rather large area and cannot be implemented inside the pixel. Nevertheless, it can be used in the chip periphery where it should increase the SEU-hardness quite drastically. Three variants of this cell have been implemented in our SEU prototype chip.



**Figure 4:** TRL versions. (a) standard version, (b) with a delay (5 ns  $\pm 1$  ns),(c) TRL with a triplication of a global node and an interleaved layout (distance between 2 pairs node ~17µm) for two bits

#### 4. SEU Results and conclusions

The SEU tests were carried out at CERN, using the "IRRAD" beam line of the Proton Synchrotron (PS) facility. It provides a 24 GeV proton beam. The beam contains 3-5 spills per cycle with a duration of around 400 ms. The fluence can be tuned typically from  $5.10^{10}$  to  $1.5.10^{11}$  protons/spill. The comparative table presented below (Table 2a), shows a direct comparison with a standard latch implemented in the D Flip-Flop (DFF) from the library of the technology. The mentioned values are the error rates measured per spill and the associated gain we obtain with the use of each architecture.

#### A study of SEU-tolerant latches for the RD53A chip

| 1 1                                  |                       |                                   |           |            |                               |                                |                                 |
|--------------------------------------|-----------------------|-----------------------------------|-----------|------------|-------------------------------|--------------------------------|---------------------------------|
| Cell                                 | $Err 0 \rightarrow 1$ | ror rate/spi<br>$1 \rightarrow 0$ | 11<br>all | Gain       |                               | Mean time bet<br>Pixel config. | ween 2 errors<br>Global config. |
| Standard latch $W = 300$ nm          | 2.58                  | 2.29                              | 2.43      | -          | Memory size<br>Standard latch | 1.28 Mbits/chip<br>55 ms       | 1 kbits/chip<br>71 s            |
| TRL                                  | 20E-3                 | 1.8E-3                            | 11E-3     | ×220       | TRL                           | 209 s                          | 74 hours                        |
| TRL + 3×LOAD                         | 4E-3                  | 1.9E-4                            | 2.1E-3    | ×1160      | DICE<br>DICE                  | 0.5 s                          | 639 s                           |
| TRL $+ 3 \times LOAD$<br>interleaved | 1.2E-3                | 4.6E-5                            | 6.2E-4    | ×3920      | (L=400nm)<br>interleaved      | 1.7 s                          | 36 mn                           |
| DICE                                 | 0.46                  | 0.63                              | 0.54      | ×4.5       | Hamming<br>code 8d+4c         | 0.7 s                          | 923 s                           |
| DICE + guard ring                    | 0.36                  | 0.51                              | 0.43      | ×5.6<br>×9 |                               | (b)                            |                                 |
| DICE (L=400nm)                       | 0.12                  | 0.18                              | 0.15      | ×16        |                               | (-)                            |                                 |
| DICE (L=400nm)<br>interleaved        | 0.07                  | 0.12                              | 0.095     | ×26        |                               |                                |                                 |
| Hamming code 8d+4c                   | 0.467                 | 0.185                             | 0.326     | ×13        |                               |                                |                                 |
|                                      | (a)                   |                                   |           |            |                               |                                |                                 |

Table 2: Tests results. (a) SEU measurements for each architecture, (b) Mean time between errors for the pixel chip

(a)

During the SEU campaign, enough statistics were reached to estimate the cross-section of the different latches. Based on the DFF cells error numbers, the equivalent cross-section of the standard latch is estimated to  $2.8 \ 10^{-14} \ cm^2/bit$ .

The TRL cell with an interleaved triplication of the global node is clearly efficient with a measured gain of ~4000 in comparison with the SEU error probability of the standard DFF. Following this result, this cell has been implemented in the periphery of the RD53A chip for the global configuration register.

The DICE latch is less immune than the TRL but it is still an interesting structure because it leads to a good compromise between the area it requires and the SEU-hardening it brings. We have shown from measurements that optimization of the transistors size is a good way to increase the tolerance to SEU of these cells.

The Hamming-coded version presents only an improvement factor of about thirteen over the DFF. To improve the SEU tolerance of this architecture, two main points should be investigated:

1: The robustness of the parity bits management.

2: The optimization of the glue logic/latches area ratio.

Finally, a calculation of the mean time between two errors is presented (Table 2b) taking into account the future environment of the RD53 chip. This table shows a significant improvement by comparing the performance of the DICE latches and standard latches. The mean time between two errors reaches 1.7 second for a DICE latch version, if an interleaved layout with optimised size transistors is chosen. This is thought to correspond to a manageable in-pixel error rate for the environment in which the IC will be used.

The TRL version with a triplication of a global node is interesting for a peripheral global registers where the mean time between two errors could be evaluated to be 74 hours. Despite the importance of the global configuration bits, it is thought that the error rate would allow for safe operation in the HL-LHC environment.

Finally, the possible effect of the Deep-N Well layer was investigated. Complementary measurements done concerning this point show that the SEU immunity is not degraded when the configuration latches are implemented on this layer.

#### References

[1] RD53 collaboration, http://rd53.web.cern.ch/RD53/

[2] M.Menouni et al., 1-Grad Total Dose Evaluation of 65 nm CMOS Technology for the HL-LHC Upgrades, 2015 JINST 10 C05009

[3] M. Garcia-Sciveres, RD53A Integrated Circuit Specifications, CERN-RD53-NOTE-15-001, 2015-12-12.-18.

[4] P. Roche et al., A Commercial 65nm CMOS Technology for Space Applications: Heavy Ion, Proton and Gamma Test Results and Modeling, IEEE Trans. Nucl. Sci., vol. 57, pp. 2079-2088, Aug. 2010.

[5] T. Calin et al., Upset Hardened Memory by Design for Submicron CMOS technology, IEEE Trans. Nucl. Sci., vol. 43, pp. 2874-2878, Dec.1996.